"Possible Month CTH | No Fees | Do Not Re-Post| Confidential
TMR ID : DWTN
Role : Senior Software Engineer - Virtual Hardware Modeling
Work location : Sunnyvale CA
Background and Meet and Greet : MANDATORY
Job Description :
"Virtual Hardware Modeling
The compute performance and power efficiency requirements of custom AR / VR devices require custom silicon. Our client team is driving the state of the art forward with breakthrough work in computer vision, machine learning, mixed reality, graphics, displays, sensors, and new ways to map the human body.
We are seeking a modeling Engineer to develop high-level models of complex SoC hardware. This combines models of custom hardware accelerators for vision, D and D graphics, machine learning and more, within a multi-core, multi-level memory hierarchy SoC architecture, and serve as the primary simulation vehicle for system software and firmware.
The ideal candidate will be proficient in hardware simulation using C++, and understand the firmware development processes.
Responsibilities
- Design and develop SystemC TLM models to accurately represent the SoC architecture integrating emulated processors, DSPs, Network-on-Chip, DMA and memory controllers, etc...
- Integrate first-party and vendor models into the Virtual Platform, develop automated workflows to ensure register-level accuracy and complete connectivity at the SoC level, minimizing manual intervention and enabling continuous integration.
- Collaborate with silicon architects, digital designers and verification engineers to design and develop high-fidelity, fast C++ models for first-party IP.
- Coordinate virtual platforms with hardware development programs, validating multiple SoCs and architectural changes with system software and firmware engineering, enabling end-to-end silicon validation test frameworks.
- Enhance the virtual platforms to enable SoC and system architecture exploration by instrumenting models for power and performance metrics, allowing for data-driven design decisions and trade-off analysis to optimize system performance and power consumption.
Minimum qualifications
degree in Computer Science or Electrical Engineering or equivalent experience.years of experience with + years experience in hardware model simulation, virtual platform, performance modeling of complex SoCs or high-fidelity hardware accelerators.High proficiency in modern C++ in the domains of chip-design, electronic design automation or simulation.Experience with the SystemC / TLM libraryExperience with virtual platform development tools and frameworks, such as Synopsys Virtualizer, Cadence Virtual Platform, Imperas OVP, or ARM Fast ModelsFamiliarity with processor / DSP architectures, such as ARM, RISC-V, and XTensaFamiliarity with NoC, MMU, address translations, and cache modelingFamiliarity with the standard C++ concurrency support library : threads, atomic operations, memory ordering, etc...Proficiency in Python to automate design flows, creation of collateral dataKey Responsibilities :
Design and develop SystemC TLM models to accurately represent the SoC architecture integrating emulated processors, DSPs, Network-on-Chip, DMA and memory controllers, etc...Integrate first-party and vendor models into the Virtual Platform, develop automated workflows to ensure register-level accuracy and complete connectivity at the SoC level, minimizing manual intervention and enabling continuous integration.Collaborate with silicon architects, digital designers and verification engineers to design and develop high-fidelity, fast C++ models for first-party IP."What are the Mandatory skills and skill proficiencies required for this position?
"High proficiency in modern C++ in the domains of chip-design, electronic design automation or simulation.
Experience with the SystemC / TLM libraryExperience with virtual platform development tools and frameworks, such as Synopsys Virtualizer, Cadence Virtual Platform, Imperas OVP, or ARM Fast ModelsFamiliarity with processor / DSP architectures, such as ARM, RISC-V, and XTensaFamiliarity with NoC, MMU, address translations, and cache modelingFamiliarity with the standard C++ concurrency support library : threads, atomic operations, memory ordering, etc...Proficiency in Python to automate design flows, creation of collateral data"The following details must accompany your submission :
First Name, Middle name, and Last Name :
City and State :
Open to Relocate?
Rate : Availability :
Phone :
Mobile :
Email address :
Visa type :
Visa Expiration Date :
Hiring Status :
Naysla Perez - ERM
North America
Tel. : +"